What Is HDL Verifier?
Test and verify Verilog® and VHDL® designs for FPGAs, ASICs, and SoCs with HDL Verifier™. Verify RTL with testbenches running in MATLAB® or Simulink® using cosimulation with HDL simulators. Use these same testbenches with FPGA and SoC development boards to verify HDL implementations in hardware.
HDL Verifier generates SystemVerilog verification models for use in RTL testbenches, including Universal Verification Methodology (UVM) testbenches. These models run natively in simulators from Siemens®, Cadence®, Synopsys®, and Xilinx® via the SystemVerilog Direct Programming Interface (DPI).
HDL Verifier provides tools for debugging and testing FPGA implementations on Xilinx, Intel®, and Microchip boards. You can use MATLAB to write to and read from memory-mapped registers for testing designs on hardware. You can insert probes into designs and set trigger conditions to upload internal signals into MATLAB for visualization and analysis.
Published: 17 Feb 2012
Featured Product
HDL Verifier
Select a Web Site
Choose a web site to get translated content where available and see local events and offers. Based on your location, we recommend that you select: .
You can also select a web site from the following list
How to Get Best Site Performance
Select the China site (in Chinese or English) for best site performance. Other MathWorks country sites are not optimized for visits from your location.
Americas
- América Latina (Español)
- Canada (English)
- United States (English)
Europe
- Belgium (English)
- Denmark (English)
- Deutschland (Deutsch)
- España (Español)
- Finland (English)
- France (Français)
- Ireland (English)
- Italia (Italiano)
- Luxembourg (English)
- Netherlands (English)
- Norway (English)
- Österreich (Deutsch)
- Portugal (English)
- Sweden (English)
- Switzerland
- United Kingdom (English)
Asia Pacific
- Australia (English)
- India (English)
- New Zealand (English)
- 中国
- 日本Japanese (日本語)
- 한국Korean (한국어)